

# Genesys Logic, Inc.

# **GL3523-30**

# **USB 3.1 Gen 1 Hub Controller**

# **Datasheet**



## Copyright

Copyright © 2018 Genesys Logic, Inc. All rights reserved. No part of the materials shall be reproduced in any form or by any means without prior written consent of Genesys Logic, Inc.

## Ownership and Title

Genesys Logic, Inc. owns and retains of its right, title and interest in and to all materials provided herein. Genesys Logic, Inc. reserves all rights, including, but not limited to, all patent rights, trademarks, copyrights and any other propriety rights. No license is granted hereunder.

## **Disclaimer**

All Materials are provided "as is". Genesys Logic, Inc. makes no warranties, express, implied or otherwise, regarding their accuracy, merchantability, fitness for any particular purpose, and non-infringement of intellectual property. In no event shall Genesys Logic, Inc. be liable for any damages, including, without limitation, any direct, indirect, consequential, or incidental damages. The materials may contain errors or omissions. Genesys Logic, Inc. may make changes to the materials or to the products described herein at anytime without notice.

## Genesys Logic, Inc.

12F., No. 205, Sec. 3, Beixin Rd., Xindian Dist. 231,

New Taipei City, Taiwan Tel: (886-2) 8913-1888 Fax: (886-2) 6629-6168 http://www.genesyslogic.com



# **Revision History**

| Revision | Date       | Description                          |  |  |  |  |  |  |
|----------|------------|--------------------------------------|--|--|--|--|--|--|
| 1.00     | 07/02/2018 | Formal release                       |  |  |  |  |  |  |
| 1.10     | 09/03/2018 | Update GL3523-S Pin-out Diagram p.18 |  |  |  |  |  |  |



## **Table of Contents**

| CHAPTER 1 GENERAL DESCRIPTION                        | 8  |
|------------------------------------------------------|----|
| CHAPTER 2 FEATURES                                   | 9  |
| CHAPTER 3 PIN ASSIGNMENT                             | 11 |
| 3.1 GL3523 Pin-out Diagram                           | 11 |
| 3.2 GL3523 Pin Descriptions                          | 14 |
| 3.3 GL3523-S Series Pin-out Diagram                  | 17 |
| 3.4 GL3523-S Pin Descriptions                        | 22 |
| CHAPTER 4 FUNCTION DESCRIPTION                       | 26 |
| 4.1 GL3523 Functional Block                          | 26 |
| 4.2 GL3523-S Functional Block                        | 27 |
| 4.3 General Description                              | 28 |
| 4.3.1 USB 2.0 USPORT Transceiver                     | 28 |
| 4.3.2 USB 3.1 Gen 1 USPORT Transceiver               |    |
| 4.3.3 PLL (Phase Lock Loop)                          |    |
| 4.3.4 Regulator                                      |    |
| 4.3.5 SPI Engine                                     |    |
| 4.3.6 RAM/ROM/CPU                                    |    |
| 4.3.7 UTMI (USB 2.0 Transceiver Microcell Interface) |    |
| 4.3.8 SIE (Serial Interface Engine)                  |    |
| 4.3.9 Control/Status Register                        |    |
| 4.3.10 Power Management Engine                       |    |
| 4.3.11 Router/Aggregator Engine                      |    |
| 4.3.12 REPEATER                                      |    |
| 4.3.13 TT                                            |    |
| 4.3.14 CDP Control Logic                             |    |
| 4.3.15 USB 3.1 Gen 1/USB 2.0 DSPORT Transceiver      |    |
| 4.4 Configuration and I/O Settings                   | 31 |
| 4.4.1 RESET Setting                                  | 31 |
| 4.4.2 PGANG Setting                                  |    |
|                                                      |    |



| 4.4.3 SELF/BUS Power Setting                               | 33 |
|------------------------------------------------------------|----|
| 4.4.4 LED Connections                                      | 33 |
| 4.4.5 Power Switch Enable Polarity                         | 34 |
| 4.4.6 Port Configuration                                   | 34 |
| 4.4.7 Non-removable Port Setting                           | 34 |
| 4.4.8 SMBUS Mode (SMBUS Slave Address=0x25)                | 34 |
| CHAPTER 5 FAST CHARGING SUPPORT                            | 35 |
| 5.1 Introduction to Battery Charging Specification Rev.1.2 | 35 |
| 5.2 Standard Downstream Port (SDP)                         | 35 |
| 5.3 Charging Downstream Port (CDP)                         | 35 |
| 5.4 Dedicated Charging Port (DCP)                          | 36 |
| 5.5 ACA-Dock                                               | 36 |
| 5.6 Apple and Samsung Devices                              | 36 |
| 5.7 Charging Downstream Port Configuration                 | 36 |
| CHAPTER 6 ELECTRICAL CHARACTERISTICS                       | 37 |
| 6.1 Maximum Ratings                                        | 37 |
| 6.2 Operating Ranges                                       | 37 |
| 6.3 DC Characteristics                                     | 38 |
| 6.3.1 DC Characteristics except USB Signals                | 38 |
| 6.3.2 USB 2.0 Interface DC Characteristics                 | 38 |
| 6.3.3 USB 3.1 Gen 1 Interface DC Characteristics           | 38 |
| 6.4 Power Consumption                                      | 39 |
| 6.5 On-Chip Power Regulator                                | 40 |
| 6.5.1 5V to 3.3V Regulator                                 | 40 |
| 6.5.2 5V to 1.2V Regulator                                 | 41 |
| 6.6 External Clock                                         | 41 |
| CHAPTER 7 PACKAGE DIMENSION                                | 42 |
| CHAPTER 8 ORDERING INFORMATION                             | 47 |



## **List of Figures**

| Figure 3.1 - GL3523 QFN 76 Pin-out Diagram                | 11 |
|-----------------------------------------------------------|----|
| Figure 3.2 - GL3523 QFN 64 Pin-out Diagram                | 12 |
| Figure 3.3 - GL3523 QFN 48 Pin-out Diagram                | 13 |
| Figure 3.4 - GL3523-S VFBGA144 Ball Diagram (Bottom View) | 17 |
| Figure 3.5 - GL3523-S QFN88 (2C3A) Pin-out Diagram        | 18 |
| Figure 3.6 - GL3523-S QFN88 (1C4A) Pin-out Diagram        | 19 |
| Figure 3.7 - GL3523-S QFN76 Pin-out Diagram               | 20 |
| Figure 3.8 - GL3523-S QFN64 (1C2A) Pin-out Diagram        | 21 |
| Figure 4.1 – GL3523 Architecture Diagram                  | 26 |
| Figure 4.2 – GL3523-S Architecture Diagram                | 27 |
| Figure 4.3 - Operating in USB 1.1 Schemes                 | 29 |
| Figure 4.4 - Operating in USB 2.0 Schemes                 | 30 |
| Figure 4.5 - Power on Reset Diagram                       | 31 |
| Figure 4.6 - Power on Sequence of GL3523                  | 31 |
| Figure 4.7 - Timing of PGANG Strapping                    | 32 |
| Figure 4.8 - GANG Mode Setting                            | 32 |
| Figure 4.9 - SELF/BUS Power Setting                       | 33 |
| Figure 4.10 - LED Connection                              | 33 |
| Figure 4.11 - SMBus Timing Diagram                        | 34 |
| Figure 6.1 - Vin(V5) vs Vout(V33)*                        | 40 |
| Figure 6.2 - Vin (V5) vs. Vout (V1.2)                     | 41 |
| Figure 7.1 - QFN76 Package                                | 42 |
| Figure 7.2 - QFN64 Package                                | 43 |
| Figure 7.3 - QFN48 Package                                | 44 |
| Figure 7.4 - VFBGA144 Package                             | 45 |
| Figure 7.5 - QFN88 Package                                | 46 |



## **List of Tables**

| Table 4.1 - Configuration by Power Switch Type    | . 34 |
|---------------------------------------------------|------|
| Table 6.1 - Maximum Ratings                       | . 37 |
| Table 6.2 - Operating Ranges                      | . 37 |
| Table 6.3 - DC Characteristics except USB Signals | . 38 |
| Table 8.1 - Ordering Information                  |      |



#### CHAPTER 1 GENERAL DESCRIPTION

Genesys GL3523 is a 4-port, low-power, and configurable hub controller. It is compliant with the USB 3.1 specification. GL3523 integrates Genesys Logic self-developed USB 3.1 Gen 1 Super Speed transmitter/receiver physical layer (PHY) and USB 2.0 High-Speed PHY. It supports Super Speed, Hi-Speed, and Full-Speed USB connections and is fully backward compatible to all USB 2.0 and USB 1.1 hosts. GL3523 also implements multiple TT\* (Note1) architecture providing dedicated TT\* to each downstream (DS) port, which guarantees Full-Speed(FS) data passing bandwidth when multiple FS devices perform heavy loading operations. Furthermore, GL3523 has built-in 5V to 3.3V and 5V to 1.2V regulators, which saves customers' BOM cost, and eases for PCB design.

GL3523 features the native fast-charging and complies with USB-IF battery charging specification rev1.2, it could fast-charge Apple, Samsung Galaxy devices, and any device complaint with BC1.2/1.1. It also allows portable devices to draw up to 1.5A from GL3523 charging downstream ports (CDP¹) or dedicated charging port (DCP²). It can enable systems to fast charge handheld devices even during "Sleep" and "Power-off" modes.

With different part numbers, GL3523 also has USB Type-C function integrated (GL3523-S).

All available packages for GL3523 are listed as the following tables.

| <b>Product Series</b>              | Package Type  | Number of<br>DFPs | Power Mgmt.      | LED Support |
|------------------------------------|---------------|-------------------|------------------|-------------|
|                                    | QFN 76        | 4                 | Individual/ Gang | Green/Amber |
| GL3523-30                          | QFN 64        | 4                 | Individual/ Gang | N/A         |
|                                    | QFN 48        | 2                 | Individual/ Gang | N/A         |
|                                    | VFBGA144 (5C) | 4                 | Individual/ Gang | Green/Amber |
| GL3523-S3<br>(USB-C<br>Integrated) | QFN88 (2C3A)  | 4                 | Individual/ Gang | Amber       |
|                                    | QFN88 (1C4A)  | 4                 | Individual/ Gang | Green/Amber |
|                                    | QFN76 (3C)    | 2                 | Individual/ Gang | N/A         |
|                                    | QFN64 (1C2A)  | 2                 | Individual/ Gang | Green/Amber |

**GL3523 Total Packages** 

\*Note: TT (transaction translator) implements the control logic defined in Section  $11.14 \sim 11.22$  of USB specification revision 2.0. TT basically handles the unbalanced traffic speed between the USPORT (operating in HS) and DSPORTS (operating in FS/LS) of hub.

1

<sup>&</sup>lt;sup>1</sup> CDP, charging downstream port, the Battery Charging Rev.1.2-compliant USB port that does data communication and charges device up to 1.5A.

<sup>&</sup>lt;sup>2</sup> DCP, dedicated charging port, the Battery Charging Rev.1.2-compliant USB port that only charges devices up to 1.5A, similar to wall chargers.



#### CHAPTER 2 FEATURES

- Compliant with USB 3.1 Gen 1 Specification
  - Upstream port supports SuperSpeed (SS), HighSpeed (HS) and FullSpeed (FS) traffic
  - Downstream ports support SS, HS, FS, and LowSpeed (LS) traffic
  - 1 control pipe and 1 interrupt pipe
  - Backward compatible to USB specification Revision 2.0/1.1
- Native USB Type-C support in GL3523-S series
  - Compliant with USB Type-C Cable and Connection Specification Revision 1.0
  - Featuring USB Type-C functions
  - Detecting flip-able/reversible plugging
  - Discovering/configuring VBUS
  - Supporting USB Type-C Current modes, including USB Default, 1.5A@5V, 3A@5V
  - Configuring/Supporting VCONN Power and having VCONN over-current protection
- Featuring fast-charging on all downstream ports and upstream port
  - Compliant with USB Battery Charging Revision v1.2, supporting CDP, DCP, and ACA-Dock
  - Downstream ports can be turned from a Standard Downstream Port (SDP) into Charging Downstream Port (CDP) or Dedicated Charging Port (DCP)
  - Downstream devices can be charged while upstream VBUS is not present, which can be applied on wall charger applications
  - Upstream port is capable of charging and data communicating simultaneously for portable devices supporting ACA-Dock or proprietary charging protocols
  - Supporting Apple 1A/2.1A/2.4A and Samsung Galaxy devices fast-charging
- On-chip 8-bit micro-processor
  - RISC-like architecture
  - USB optimized instruction set
  - 1 cycle instruction execution (maximum)
  - Performance: 12 MIPS @ 12.5MHz (maximum)
  - With 256-byte RAM, 20K-byte internal ROM, and 24K-byte SRAM
- Multiple Transaction Translator (TT) architecture
  - Providing dedicated TT control logics for each downstream port
  - Superior performance when multiple FS devices operate concurrently
- Integrated USB transceiver
  - Improving output drivers with slew-rate control for EMI reduction
  - Internal power-fail detection for ESD recovery
- Advanced power management and low power consumption
  - Supporting USB 3.1 U0/U1/U2/U3 power management states
  - Supporting USB Link Power Management (LPM) L0/L1/L2
  - Supporting individual/gang mode over-current detection for all downstream ports
  - Supporting both low/high-enabled power switches
  - Patented Smart Power Management
- Configurable settings by firmware in SPI flash
  - Configurable charging port
  - Configurable 4/3/2 downstream ports, downstream port can be disabled/enabled by each specific port for USB3.1/USB2.0
  - Configurable Upstream and Downstream Ports in GL3523-S
  - Supporting multiple upstream ports in GL3253-S OV3S1 and OV5S1 packages
  - Supporting full in-system programming firmware upgrade by SPI-flash and configuration by EEPROM
  - Supporting compound-device (non-removable setting on downstream ports)
  - Supporting customization VID/PID



#### Flexible design

- Supporting Poly-fuse/Power-switch
- Automatic switching between self-powered and bus-powered modes
- Supporting electrical tuning for each specific port
- Supporting programmable breathing LED
- Supporting register setting by firmware
- Supporting vendor command and SMBUS
- Allow downstream ports to connect up to 8 devices, 4 x USB3.1 non-removable devices with 4 x USB2.0 non-removable devices or exposed ports

#### Low BOM cost

- Single external 25 MHz crystal / Oscillator clock input
- Built-in upstream port  $1.5K\Omega$  pull-up and downstream port  $15K\Omega$  pull-down resistors
- Built-in 5 to 3.3V and 5 to 1.2V regulator
- Different package types available for various applications

#### Applications

- Standalone USB hub/Docking station
- Tablet/Ultrabook/NB
- Motherboard
- Monitor built-in hub, GPIOs can be programmed as I2C interface to easily update scalar firmware through USB interface
- TV built-in hub
- Compound device, such as hub-reader application
- USB wall charger
- Other consumer electronics
- Customized applications
  - Dynamically disable/enable ports
  - GPIO signaling of ambient light sensor or rotation/position sensor



### CHAPTER 3 PIN ASSIGNMENT

#### 3.1 GL3523 Pin-out Diagram



Figure 3.1 - GL3523 QFN 76 Pin-out Diagram





Figure 3.2 - GL3523 QFN 64 Pin-out Diagram





Figure 3.3 - GL3523 QFN 48 Pin-out Diagram



## 3.2 GL3523 Pin Descriptions

| USB Interface |           |           |           |          |                                                       |  |  |  |  |
|---------------|-----------|-----------|-----------|----------|-------------------------------------------------------|--|--|--|--|
| Pin Name      | QFN<br>76 | QFN<br>64 | QFN<br>48 | Туре     | Description                                           |  |  |  |  |
| TXN1_P0       | 68        | 59        | 43        | 0        | USB3.1 Gen 1 Differential Data Transmitter TX-/TX+ of |  |  |  |  |
| TXP1_P0       | 69        | 60        | 44        | U        | USPORT                                                |  |  |  |  |
| RXN1_P0       | 71        | 62        | 46        | I        | USB3.1 Gen 1 Differential Data Receiver RX-/RX+ of    |  |  |  |  |
| RXP1_P0       | 72        | 63        | 47        | 1        | USPORT                                                |  |  |  |  |
| TXN1_P1       | 58        | 49        | _         | 0        | USB3.1 Gen 1 Differential Data Transmitter TX-/TX+ of |  |  |  |  |
| TXP1_P1       | 59        | 50        | -         | U        | DSPORT1                                               |  |  |  |  |
| RXN1_P1       | 61        | 52        | _         | I        | USB3.1 Gen 1 Differential Data Receiver RX-/RX+ of    |  |  |  |  |
| RXP1_P1       | 62        | 53        | _         | 1        | DSPORT1                                               |  |  |  |  |
| TXN1_P2       | 20        | 17        | 10        | 0        | USB3.1 Gen 1 Differential Data Transmitter TX-/TX+ of |  |  |  |  |
| TXP1_P2       | 21        | 18        | 11        | U        | DSPORT2                                               |  |  |  |  |
| RXN1_P2       | 23        | 20        | 13        | I        | USB3.1 Gen 1 Differential Data Receiver RX-/RX+ of    |  |  |  |  |
| RXP1_P2       | 24        | 21        | 14        | 1        | DSPORT2                                               |  |  |  |  |
| TXN1_P3       | 15        | 12        | 5         | 0        | USB3.1 Gen 1 Differential Data Transmitter TX-/TX+ of |  |  |  |  |
| TXP1_P3       | 16        | 13        | 6         | U        | DSPORT3                                               |  |  |  |  |
| RXN1_P3       | 18        | 15        | 8         | I        | USB3.1 Gen 1 Differential Data Receiver RX-/RX+ of    |  |  |  |  |
| RXP1_P3       | 19        | 16        | 9         | 1        | DSPORT3                                               |  |  |  |  |
| TXN1_P4       | 5         | 2         | _         | 0        | USB3.1 Gen 1 Differential Data Transmitter TX-/TX+ of |  |  |  |  |
| TXP1_P4       | 6         | 3         | _         | U        | DSPORT4                                               |  |  |  |  |
| RXN1_P4       | 8         | 5         | _         | I        | USB3.1 Gen 1 Differential Data Receiver RX-/RX+ of    |  |  |  |  |
| RXP1_P4       | 9         | 6         |           | 1        | DSPORT4                                               |  |  |  |  |
| DM_P0         | 67        | 58        | 42        | В        | USB 2.0 DM/DP for USPORT                              |  |  |  |  |
| DP_P0         | 66        | 57        | 41        | ע        | OSD 2.0 DIVI/DI 101 OSI OKI                           |  |  |  |  |
| DM_P1         | 64        | 55        | 1         | В        | USB 2.0 DM/DP for DSPORT1                             |  |  |  |  |
| DP_P1         | 63        | 54        | _         | ע        | CSD 2.0 DW/DI 101 DSI OKI I                           |  |  |  |  |
| DM_P2         | 26        | 23        | 16        | В        | USB 2.0 DM/DP for DSPORT2                             |  |  |  |  |
| DP_P2         | 25        | 22        | 15        | ע        | COD 2.0 DIVI/DI 101 DOI ORI 2                         |  |  |  |  |
| DM_P3         | 14        | 11        | 4         | В        | USB 2.0 DM/DP for DSPORT3                             |  |  |  |  |
| DP_P3         | 13        | 10        | 3         | <u>ر</u> | COD 2.0 DIM/DI 101 DOI ORIJ                           |  |  |  |  |
| DM_P4         | 11        | 8         | _         | В        | USB 2.0 DM/DP for DSPORT4                             |  |  |  |  |
| DP_P4         | 10        | 7         | =         | ע        | COD 2.0 DIVIDI 101 DOI ORIT                           |  |  |  |  |

| Hub Interface |                 |                 |           |        |                                                                                                           |  |  |  |  |
|---------------|-----------------|-----------------|-----------|--------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin Name      | QFN<br>76       | QFN<br>64       | QFN<br>48 | Type   | Description                                                                                               |  |  |  |  |
| PGREEN1~4     | 74,29,<br>2,76  | -               | -         | В      | Green LED indicator for DSPORT1~4                                                                         |  |  |  |  |
| PAMBER1~4     | 75,30,<br>3,1   | -               | -         | В      | Amber LED indicator for DSPORT1~4                                                                         |  |  |  |  |
| PWREN1~4J     | 37,36,<br>33,32 | 29              | 21<br>18  | В      | Active low. Power enable output for DSPORT1~4 PWREN1# is the only power-enable output for GANG mode.      |  |  |  |  |
| OVCUR1~4J     | 38,35,<br>34,31 | 30,28,<br>27,26 | 20<br>19  | I (pd) | Active low. Over current indicator for DSPORT1~4 The OVCUR pin of DFP1 will be the only over-current flag |  |  |  |  |



|       |    |    |    |   | for GANG mode.  *In reset state : OVCUR3J will be SMC, OVCUR4J will be SMD  * SMBUS function is only evaleble in OEN76 and OEN64                             |
|-------|----|----|----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PGANG | 53 | 44 | 35 | т | * SMBUS function is only available in QFN76 and QFN64  Default put in input mode after power-on reset.  Individual/gang mode is strapped during this period. |

|          | Clock and Reset Interface |           |           |        |                                                                                                                                |  |  |  |  |  |
|----------|---------------------------|-----------|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin Name | QFN<br>76                 | QFN<br>64 | QFN<br>48 | Туре   | Description                                                                                                                    |  |  |  |  |  |
| X1       | 57                        | 48        | 39        | I      | Crystal / OSC clock input                                                                                                      |  |  |  |  |  |
| X2       | 56                        | 47        | 38        | О      | Crystal clock output.                                                                                                          |  |  |  |  |  |
| RESETJ   | 48                        | 39        | 30        |        | Active low. External reset input, default pull high $10K\Omega$ . When RESET# = low, whole chip is reset to the initial state. |  |  |  |  |  |
| CHIPEN   | 45                        | -         | -         | I (pu) | Disable whole chip and keep hub in lowest power state (standby mode)     Normal state                                          |  |  |  |  |  |

| SPI Interface |           |           |           |      |                          |  |  |  |  |
|---------------|-----------|-----------|-----------|------|--------------------------|--|--|--|--|
| Pin Name      | QFN<br>76 | QFN<br>64 | QFN<br>48 | Туре | Description              |  |  |  |  |
| P_SPI_CK      | 50        | 41        | 32        | В    | For SPI data clock       |  |  |  |  |
| P_SPI_CZ      | 52        | 43        | 34        | В    | For SPI data chip enable |  |  |  |  |
| P_SPI_DO      | 49        | 40        | 31        | В    | For SPI data Input       |  |  |  |  |
| P_SPI_DI      | 51        | 42        | 33        | В    | For SPI data Output      |  |  |  |  |

|            | Power/Ground Interface |                   |           |      |                                                                                |  |  |  |  |  |  |
|------------|------------------------|-------------------|-----------|------|--------------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin Name   | QFN<br>76              | QFN<br>64         | QFN<br>48 | Туре | Description                                                                    |  |  |  |  |  |  |
| VP12_P0~P4 | 70,60,22,<br>17,7      | 61,51,<br>19,14,4 | 45,12,7   | P    | Analog 1.2V power input for Analog circuit                                     |  |  |  |  |  |  |
| AVDD12     | 4                      | 1                 | 1         | P    | Analog 1.2V power input for Analog PLL circuit                                 |  |  |  |  |  |  |
| DVDD12     | 28,47                  | 25,38             | 29        | P    | 1.2V digital power input for digital circuits                                  |  |  |  |  |  |  |
| DVDD33     | 55                     | 46                | 37        | P    | 3.3V digital power input for digital circuits                                  |  |  |  |  |  |  |
| AVDD33     | 73                     | 64                | 48        |      |                                                                                |  |  |  |  |  |  |
| AVDD33_1   | 65                     | 56                | 40        | P    | Analog 2.2V noveminnut                                                         |  |  |  |  |  |  |
| AVDD33_2   | 12                     | 9                 | 2         | Г    | P Analog 3.3V power input                                                      |  |  |  |  |  |  |
| AVDD33_3   | 27                     | 24                | 17        |      |                                                                                |  |  |  |  |  |  |
| VBUS       | 54                     | 45                | 36        | I    | VBUS detection pin for valid VBUS                                              |  |  |  |  |  |  |
| V33        | 44                     | 36                | 27        | P    | 5V-to-3.3V regulator Vout & 3.3 input                                          |  |  |  |  |  |  |
| V5         | 43                     | 35                | 26        | P    | 5V Power input. It should be connected to V33 if using external 3.3V regulator |  |  |  |  |  |  |



|          | Switching Regulator (5V to 1.2V) |           |           |      |                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|----------|----------------------------------|-----------|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin Name | QFN<br>76                        | QFN<br>64 | QFN<br>48 | Туре | Description                                                                                                                                                                                                                             |  |  |  |  |  |  |
| FB       | 39                               | 31        | 22        | A    | Switcher Feedback Voltage. This pin is the inverting input of the error amplifier. VOUT senses the switcher output through an external resistor divider network. For the fixed voltage version, connect this pin to the output voltage. |  |  |  |  |  |  |
| SW       | 41                               | 33        | 24        | A    | Internal Switches Output. Connect this pin to the output inductor.                                                                                                                                                                      |  |  |  |  |  |  |
| VDDP     | 42                               | 34        | 25        | P    | Dedicated 5V power input for embedded switching regulator                                                                                                                                                                               |  |  |  |  |  |  |
| VSSP     | 40                               | 32        | 23        | P    | Dedicated Ground for embedded switching regulator                                                                                                                                                                                       |  |  |  |  |  |  |

|       | Miscellaneous Interface |           |           |      |                                                              |  |  |  |  |  |  |
|-------|-------------------------|-----------|-----------|------|--------------------------------------------------------------|--|--|--|--|--|--|
| Name  | QFN<br>76               | QFN<br>64 | QFN<br>48 | Туре | Description                                                  |  |  |  |  |  |  |
| RTERM | 46                      | 37        | 28        | A    | A 20Kohm resister must be connected between RTERM and Ground |  |  |  |  |  |  |

Note: Analog circuits are quite sensitive to power and ground noise, so please take care the power routing and the ground plane for PCB design. For detailed information, please refer to **USB3.1 Hub Design Guide**.

#### **Notation:**

| O            | Output                 |
|--------------|------------------------|
| I            | Input                  |
| В            | Bi-directional         |
| P            | Power / Ground         |
| $\mathbf{A}$ | Analog                 |
| pu           | Internal pull up       |
| pd           | Internal pull down     |
|              | I<br>B<br>P<br>A<br>pu |



## 3.3 GL3523-S Series Pin-out Diagram

|   | 12           | 11           | 10          | 9           | 8                   | 7            | 6                   | 5            | 4             | 3             | 2           | 1           |
|---|--------------|--------------|-------------|-------------|---------------------|--------------|---------------------|--------------|---------------|---------------|-------------|-------------|
| М | SW           | VSSP         | OVCU<br>R1J | OVCU<br>R2J | PAMBE<br>R_P2       | TXP2_<br>P2  | RXP2_<br>P2         | DM<br>_P2    | RXN1<br>_P2   | TXN1_<br>P2   | TXN2_<br>P3 | TXP2_<br>P3 |
| L | sw           | VSSP         | PWRE<br>N1J | PWRE<br>N2J | PGREE<br>N_P2       | TXN2_<br>P2  | RXN2<br>_P2         | DP<br>_P2    | RXP1_<br>P2   | TXP1_<br>P2   | RXN2<br>_P3 | RXP2_<br>P3 |
| К | VD<br>DP     | VD<br>DP     | FB          | DVDD<br>12  | OVCUR<br>3J/<br>SMC | PWRE<br>N3J  | PWRE<br>N4J         | VP12_<br>P2  | VP12_<br>P2   | VP12_<br>P3   | DP<br>_P3   | DM<br>_P3   |
| J | V5_CC        | V33          | RTER<br>M   | PSELF       | GND                 | AVDD3<br>3_3 | OVCUR<br>4J/<br>SMD | AVDD3<br>3_3 | AVDD3<br>3_2  | VP12_<br>P3   | RXP1_<br>P3 | RXN1<br>_P3 |
| н | CHIPEN       | P_SPI<br>_DO | CC1<br>_P4  | GND         | GND                 | GND          | GND                 | GND          | AVDD3<br>3_2  | GND           | TXP1_<br>P3 | TXN1_<br>P3 |
| G | P_SPI<br>_CK | P_SPI<br>_DI | CC2<br>_P4  | CC1<br>_P3  | GND                 | GND          | GND                 | GND          | PGREE<br>N_P3 | PAMBE<br>R_P3 | TXN2_<br>P4 | TXP2_<br>P4 |
| F | P_SPI<br>_CZ | CC1<br>_P1   | CC1<br>_P2  | CC2<br>_P3  | GND                 | GND          | GND                 | GND          | PAMBE<br>R_P4 | PGREE<br>N_P4 | RXN2<br>_P4 | RXP2_<br>P4 |
| E | CC2<br>_P1   | CC1<br>_P0   | CC2<br>_P2  | GND         | GND                 | GND          | GND                 | GND          | GND           | PGREE<br>N_P1 | DP<br>_P4   | DM<br>_P4   |
| D | CC2<br>_P0   | PGAN<br>G    | DVDD<br>12  | DVDD<br>33  | AVDD3<br>3_1        | GND          | AVDD<br>33          | GND          | VP12_<br>P0   | PAMBE<br>R_P1 | RXP1_<br>P4 | RXN1<br>_P4 |
| С | VBUS         | RESET<br>J   | VP12_<br>P1 | VP12_<br>P1 | AVDD3<br>3_1        | GND          | GND                 | VP12         | VP12_<br>P0   | AVDD<br>12    | TXP1_<br>P4 | TXN1_<br>P4 |
| В | X2           | TXP1_<br>P1  | RXP1_<br>P1 | DP<br>_P1   | RXN2<br>_P1         | TXN2_<br>P1  | TXP1_<br>P0         | RXP1_<br>P0  | DP<br>_P0     | RXN2<br>_P0   | TXN2_<br>P0 | VP12_<br>P4 |
| А | X1           | TXN1_<br>P1  | RXN1<br>_P1 | DM<br>_P1   | RXP2_<br>P1         | TXP2_<br>P1  | TXN1_<br>P0         | RXN1<br>_P0  | DM<br>_P0     | RXP2_<br>P0   | TXP2_<br>P0 | VP12_<br>P4 |

Figure 3.4 - GL3523-S VFBGA144 Ball Diagram (Bottom View)





Figure 3.5 - GL3523-S QFN88 (2C3A) Pin-out Diagram





Figure 3.6 - GL3523-S QFN88 (1C4A) Pin-out Diagram





Figure 3.7 - GL3523-S QFN76 Pin-out Diagram





Figure 3.8 - GL3523-S QFN64 (1C2A) Pin-out Diagram



## 3.4 GL3523-S Pin Descriptions

|                    |              |                 |                 | US       | B Interfa | ice  |                                                                              |
|--------------------|--------------|-----------------|-----------------|----------|-----------|------|------------------------------------------------------------------------------|
| Name               | VFBGA<br>144 | QFN88<br>(2C3A) | QFN88<br>(1C4A) | QFN76    | QFN64     | Туре | Description                                                                  |
| TXN1_P0<br>TXP1_P0 | A6<br>B6     | 82<br>83        | 77<br>78        | 66<br>67 | 58<br>59  | О    | USB 3.1 Gen 1 Differential Data Transmitter TX-/TX+ of USPORT                |
| TXN2_P0<br>TXP2_P0 | B2<br>A2     | -               | -               | 75<br>74 | -         | О    | USB 3.1 Gen 1 Differential Data Transmitter TX-/TX+ of USPORT for Type-C     |
| RXN1_P0<br>RXP1_P0 | A5<br>B5     | 85<br>86        | 80<br>81        | 69<br>70 | 61<br>62  | I    | USB 3.1 Gen 1 Differential Data Receiver<br>RX-/RX+ of USPORT                |
| RXN2_P0            | В3           | -               | -               | 71<br>72 | -         | I    | USB 3.1 Gen 1 Differential Data Receiver                                     |
| RXP2_P0 TXN1_P1    | A3<br>A11    | 67              | 67              | -        | _         | 0    | RX-/RX+ of USPORT for Type-C  USB 3.1 Gen 1 Differential Data Transmitter    |
| TXP1_P1<br>TXN2_P1 | B11<br>B7    | 68<br>76        | 68<br>-         | -        | _         | 0    | TX-/TX+ of DSPORT1 USB 3.1 Gen 1 Differential Data Transmitter               |
| TXP2_P1<br>RXN1_P1 | A7<br>A10    | 75<br>70        | 70              | _        | _         | I    | TX-/TX+ of DSPORT1 for Type-C USB 3.1 Gen 1 Differential Data Receiver       |
| RXP1_P1<br>RXN2_P1 | B10<br>B8    | 71<br>72        | 71              | _        | _         | I    | RX-/RX+ of DSPORT1 USB 3.1 Gen 1 Differential Data Receiver                  |
| RXP2_P1<br>TXN1_P2 | A8<br>M3     | 73<br>19        | 25              | 17       | 16        | 0    | RX-/RX+ of DSPORT1 for Type-C<br>USB 3.1 Gen 1 Differential Data Transmitter |
| TXP1_P2<br>TXN2_P2 | L3<br>L7     | 20<br>28        | 26              | 18<br>26 | 17        | 0    | TX-/TX+ of DSPORT2 USB 3.1 Gen 1 Differential Data Transmitter               |
| TXP2_P2<br>RXN1_P2 | M7<br>M4     | 27<br>22        | 28              | 25<br>20 | 19        | I    | TX-/TX+ of DSPORT2 for Type-C USB 3.1 Gen 1 Differential Data Receiver       |
| RXP1_P2<br>RXN2_P2 | L4<br>L6     | 23<br>24        | 29              | 21<br>22 | 20        |      | RX-/RX+ of DSPORT2 USB 3.1 Gen 1 Differential Data Receiver                  |
| RXP2_P2<br>TXN1_P3 | M6<br>H1     | 25<br>14        | 20              | 23<br>5  | -         | I    | RX-/RX+ of DSPORT2 for Type-C USB 3.1 Gen 1 Differential Data Transmitter    |
| TXP1_P3 TXN2_P3    | H2<br>M2     | 15              | 21              | 6<br>14  | -         | О    | TX-/TX+ of DSPORT3 USB 3.1 Gen 1 Differential Data Transmitter               |
| TXP2_P3            | M1<br>J1     | - 17            | - 22            | 13       | -         | О    | TX-/TX+ of DSPORT3 for Type-C                                                |
| RXN1_P3<br>RXP1_P3 | J2           | 17<br>18        | 23<br>24        | 9        | -         | I    | USB 3.1 Gen 1 Differential Data Receiver<br>RX-/RX+ of DSPORT3               |
| RXN2_P3<br>RXP2_P3 | L2<br>L1     | -               | -               | 10<br>11 | -         | I    | USB 3.1 Gen 1 Differential Data Receiver<br>RX-/RX+ of DSPORT3 for Type-C    |
| TXN1_P4<br>TXP1_P4 | C1<br>C2     | 4<br>5          | 5<br>6          | -        | 3<br>4    | О    | USB 3.1 Gen 1 Differential Data Transmitter TX-/TX+ of DSPORT4               |
| TXN2_P4<br>TXP2_P4 | G2<br>G1     | -               | 14<br>13        | -        | 12<br>11  | О    | USB 3.1 Gen 1 Differential Data Transmitter TX-/TX+ of DSPORT4 for Type-C    |
| RXN1_P4<br>RXP1_P4 | D1<br>D2     | 7<br>8          | 8<br>9          | -        | 6<br>7    | I    | USB 3.1 Gen 1 Differential Data Receiver RX-/RX+ of DSPORT4                  |
| RXN2_P4<br>RXP2_P4 | F2<br>F1     | -               | 10<br>11        | -        | 8<br>9    | I    | USB 3.1 Gen 1 Differential Data Receiver<br>RX-/RX+ of DSPORT4 for Type-C    |
| DM_P0<br>DP_P0     | A4<br>B4     | 81<br>80        | 76<br>75        | 65<br>64 | 57<br>56  | В    | USB 2.0 DM/DP for USPORT                                                     |
| DM_P1<br>DP_P1     | A9<br>B9     | 78<br>77        | 73<br>72        | -        | -         | В    | USB 2.0 DM/DP for DSPORT1                                                    |



| DM_P2<br>DP_P2 | M5<br>L5 | 30<br>29 | 31<br>30 | 28<br>27 | 22<br>21 | В | USB 2.0 DM/DP for DSPORT2 |
|----------------|----------|----------|----------|----------|----------|---|---------------------------|
| DM_P3<br>DP_P3 | K1<br>K2 | 13<br>12 | 19<br>18 | 4 3      | -        | В | USB 2.0 DM/DP for DSPORT3 |
| DM_P4<br>DP_P4 | E1<br>E2 | 10<br>9  | 16<br>15 | -        | 14<br>13 | В | USB 2.0 DM/DP for DSPORT4 |

|                  |              |          |                 | Ту         | pe-C Int | erface |                                   |
|------------------|--------------|----------|-----------------|------------|----------|--------|-----------------------------------|
| Name             | VFBGA<br>144 | _        | QFN88<br>(1C4A) | ( ) H/N//6 | QFN64    | Туре   | Description                       |
| CC1_P0<br>CC2_P0 | E11<br>D12   | -        | -               | 50<br>49   | -        | I/O    | Configuration Channel for USPORT  |
| CC1_P1<br>CC2_P1 | F11<br>E12   | 54<br>53 | -               | -          | -        | I/O    | Configuration Channel for DSPORT1 |
| CC1_P2<br>CC2_P2 | F10<br>E10   | 52<br>51 | -               | 47<br>46   | -        | I/O    | Configuration Channel for DSPORT2 |
| CC1_P3<br>CC2_P3 | G9<br>F9     | -        | -               | 45<br>44   | -        | I/O    | Configuration Channel for DSPORT3 |
| CC1_P4<br>CC2_P4 | H10<br>G10   | -        | 55<br>54        | -          | 41<br>40 | I/O    | Configuration Channel for DSPORT4 |

|                 |                  |                 |                 | Н     | lub Inter | face   |                                                                                                                                                                                                                                            |
|-----------------|------------------|-----------------|-----------------|-------|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name            | VFBGA<br>144     | QFN88<br>(2C3A) | QFN88<br>(1C4A) | QFN76 | QFN64     | Type   | Description                                                                                                                                                                                                                                |
| PGREEN<br>_P1~4 | E3,L8,<br>G4,F3  | -               | 83,34,2,8       | -     | 25, 64    | В      | Green LED indicator for DSPORT1~4                                                                                                                                                                                                          |
| PAMBER<br>_P1~4 | D3,M8,G<br>3,F4  | 88,33,<br>2,1   | 84,35,3,1       | -     | 26, 1     | В      | Amber LED indicator for DSPORT1~4                                                                                                                                                                                                          |
| PWREN1<br>~4J   | L10,L9,<br>K7,K6 | 40,39,<br>36,35 | 42,41,38,<br>37 | 34,31 | 30<br>28  | В      | Active low. Power enable output for DSPORT1~4 PWREN1# is the only power-enable output for GANG mode.                                                                                                                                       |
| OVCUR1<br>~4J   | M10,M9,<br>K8,J6 | 41,38,<br>37,34 | 43,40,39,<br>36 | 33,32 | 29<br>27  | I (pd) | Active low. Over current indicator for DSPORT1~4 The OVCUR pin of DFP1 will be the only over-current flag for GANG mode.  In reset state: OVCUR3J will be SMC, OVCUR4J will be SMD  SMBUS function is only available in VFBGA144 and QFN88 |
| PGANG           | D11              | 62              | 62              | 57    | 48        | I      | Default put in input mode after power-on reset. Individual/gang mode is strapped during this period.                                                                                                                                       |
| PSELF           | J9               | -               | 44              | -     | -         | I      | 0: Hub is bus-powered. 1: Hub is self-powered.                                                                                                                                                                                             |



|        |              |                 |                 | Clock | and Re | set Int | erface                                                                                                                                   |
|--------|--------------|-----------------|-----------------|-------|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| Name   | VFBGA<br>144 | QFN88<br>(2C3A) | QFN88<br>(1C4A) | QFN76 | QFN64  | Туре    | Description                                                                                                                              |
| X1     | A12          | 66              | 66              | 61    | 52     | I       | Crystal / OSC clock input                                                                                                                |
| X2     | B12          | 65              | 65              | 60    | 51     | О       | Crystal clock output.                                                                                                                    |
| RESETJ | C11          | 57              | 57              | 52    | 43     | I       | Active low. External reset input, default pull high $10 \mathrm{K}\Omega$ . When RESET# = low, whole chip is reset to the initial state. |
| CHIPEN | H12          | 48              | 51              | 42    | 37     | I (pu)  | Disable whole chip and keep hub in lowest power state (standby mode)     Normal state                                                    |

|          |              |                 |                 | S     | SPI Inter | face |                          |
|----------|--------------|-----------------|-----------------|-------|-----------|------|--------------------------|
| Name     | VFBGA<br>144 | QFN88<br>(2C3A) | QFN88<br>(1C4A) | QFN76 | QFN64     | Type | Description              |
| P_SPI_CK | G12          | 59              | 59              | 54    | 45        | В    | For SPI data clock       |
| P_SPI_CZ | F12          | 61              | 61              | 56    | 47        | В    | For SPI data chip enable |
| P_SPI_DO | H11          | 58              | 58              | 53    | 44        | В    | For SPI data Input       |
| P_SPI_DI | G11          | 60              | 60              | 55    | 46        | В    | For SPI data Output      |

|                                            |                                                         |                             | Po                       | ower/Gr                     | ound Int             | erface |                                                                                |
|--------------------------------------------|---------------------------------------------------------|-----------------------------|--------------------------|-----------------------------|----------------------|--------|--------------------------------------------------------------------------------|
| Name                                       | VFBGA<br>144                                            |                             | QFN88<br>(1C4A)          | QFN/0                       | QFN64                | Туре   | Description                                                                    |
| VP12_P0~4                                  | C5,C4,D4,C<br>9,C10K4,K5,<br>J3,K3<br>A1,B1             | 84,74,69,<br>26,21,<br>16,6 | 79,69,7,<br>27,22,1<br>2 | 62,73,6<br>8,24,19,<br>7,12 | 60,<br>54,18<br>10,5 | P      | Analog 1.2V power input for Analog circuit                                     |
| AVDD12                                     | C3                                                      | 3                           | 4                        | 1                           | 2                    | 1 P    | Analog 1.2V power input for Analog PLL circuit                                 |
| DVDD12                                     | K9,D10                                                  | 32,56                       | 33,56                    | 30,51                       | 24,42                | P      | 1.2V digital power input for digital circuits                                  |
| DVDD33                                     | D9                                                      | 64                          | 64                       | 59                          | 50                   | P      | 3.3V digital power input for digital circuits                                  |
| AVDD33<br>AVDD33_1<br>AVDD33_2<br>AVDD33_3 |                                                         | 87<br>79<br>11<br>31        | 82<br>32                 | 76,63,2,<br>29              | 63<br>55<br>15<br>23 | Р      | Analog 3.3V power input                                                        |
| GND                                        | C6,C7,D5,D<br>7,E4~9,<br>F5~8,<br>G5~8,<br>H3, H5~9, J8 | -                           | -                        | -                           | -                    | Р      | Digital/Analog ground                                                          |
| VBUS                                       | C12                                                     | 63                          | 63                       | 58                          | 49                   | I      | VBUS detection pin for valid input                                             |
| V33                                        | J11                                                     | 47                          | 50                       | 41                          | 36                   | P      | 5V-to-3.3V regulator Vout & 3.3 input                                          |
| V5                                         | -                                                       | 46                          | 49                       | 40                          | 35                   | P      | 5V Power input. It should be connected to V33 if using external 3.3V regulator |



| V5_CC | J12 | 50,55 | 53 | 48 | 39 |  | 5V Power input of CC. It has to be supplied with 5V to make CC functioning. |
|-------|-----|-------|----|----|----|--|-----------------------------------------------------------------------------|
|-------|-----|-------|----|----|----|--|-----------------------------------------------------------------------------|

| Switching Regulator (5V to 1.2V) |              |                 |                 |           |       |      |                                                                   |  |
|----------------------------------|--------------|-----------------|-----------------|-----------|-------|------|-------------------------------------------------------------------|--|
| Name                             | VFBGA<br>144 | QFN88<br>(2C3A) | QFN88<br>(1C4A) | QFN<br>76 | QFN64 | Type | Description                                                       |  |
| FB                               | K10          | 42              | 45              | 35        | 31    | A    | Feedback sense, output 1.2V                                       |  |
| SW                               | L12, M12     | 44              | 47              | 38        | 33    | A    | Internal switches output. Connect this pin to the output inductor |  |
| VDDP                             | K11,K12      | 45              | 48              | 39        | 34    | P    | Dedicated 5V power input for embedded switching regulator         |  |
| VSSP                             | L11, M11     | 43              | 46              | 37        | 32    | P    | Dedicated Ground for embedded switching regulator                 |  |

|       | Miscellaneous Interface |                 |                 |              |       |      |                                                              |  |  |
|-------|-------------------------|-----------------|-----------------|--------------|-------|------|--------------------------------------------------------------|--|--|
| Name  | VFBGA<br>144            | QFN88<br>(2C3A) | QFN88<br>(1C4A) | QFN76        | QFN64 | Type | Description                                                  |  |  |
| RTERM | J10                     | 49              | 52              | 43           | 38    | Ι Δ  | A 20Kohm resister must be connected between RTERM and Ground |  |  |
| NC    | -                       | ı               | 86,87,8<br>8    | 15,16,<br>36 | 53    |      | Not Connect                                                  |  |  |

Note: Analog circuits are quite sensitive to power and ground noise. PCB layout must take care the power routing and the ground plane. For detailed information, please refer to **USB 3.1 Hub Design Guide**.

#### **Notation:**

| O            | Output                 |
|--------------|------------------------|
| I            | Input                  |
| В            | Bi-directional         |
| P            | Power / Ground         |
| $\mathbf{A}$ | Analog                 |
| pu           | Internal pull up       |
| pd           | Internal pull down     |
|              | I<br>B<br>P<br>A<br>pu |



## CHAPTER 4 FUNCTION DESCRIPTION

#### 4.1 GL3523 Functional Block



Figure 4.1 – GL3523 Architecture Diagram



#### 4.2 GL3523-S Functional Block



Figure 4.2 – GL3523-S Architecture Diagram



#### 4.3 General Description

#### 4.3.1 USB 2.0 USPORT Transceiver

USB 2.0 USPORT (upstream port) transceiver is the analog circuit that supports both full-speed and high-speed electrical characteristics defined in Chapter 7 of USB specification revision 2.0. USPORT transceiver will operate in full-speed electrical signaling when GL3523 is plugged into a 1.1 host/hub. USPORT transceiver will operate in high-speed electrical signaling when GL3523 is plugged into a 2.0 host/hub.

#### 4.3.2 USB 3.1 Gen 1 USPORT Transceiver

USB3.1 Gen 1 USPORT (upstream port) transceiver is the analog circuit that has elastic buffer and supports receiver detection, data serialization and de-serialization. Besides, it has PIPE interface with SuperSpeed Link Layer

### 4.3.3 PLL (Phase Lock Loop)

PLL generates the clock sources for the whole chip. The generated clocks are proven quite accurate that help in generating high speed signal without jitter.

#### 4.3.4 Regulator

GL3523 build in internal regulators convert 5V input to 3.3V/1.2V output.

#### 4.3.5 SPI Engine

SPI engine is to move code from external flash to the internal RAM.

#### 4.3.6 RAM/ROM/CPU

The micro-processor unit of GL3523 is an 8-bit RISC processor with 20K-byte ROM and 256-bytes RAM. It operates at 12MIPS of 12 MHz clock( maximum) to decode the USB command issued from host and then prepares the data to respond to the host.

#### **4.3.7 UTMI (USB 2.0 Transceiver Microcell Interface)**

UTMI handles the low level USB protocol and signaling. It's designed based on the Intel's UTMI specification 1.01. The major functions of UTMI logic are to handle the data and clock recovery, NRZI encoding/decoding, Bit stuffing /de-stuffing, supporting USB 2.0 test modes, and serial/parallel conversion.

#### **4.3.8 SIE (Serial Interface Engine)**

SIE handles the USB protocol defined in Chapter 8 of USB specification revision 2.0. It co-works with  $\mu$  C to play the role of the hub kernel. The main functions of SIE include the state machine of USB protocol flow, CRC check, PID error check, and timeout check. Unlike USB 1.1, bit stuffing/de-stuffing is implemented in UTMI, not in SIE.

#### 4.3.9 Control/Status Register

Control/Status register is the interface register between hardware and firmware. This register contains the information necessary to control endpoint0 and endpoint1 pipelines. Through the firmware based architecture, GL3523 possesses higher flexibility to control the USB protocol easily and correctly.

#### 4.3.10 Power Management Engine

The power management of GL3523 is compliant with USB3.1 Gen 1 specification. When operating in SuperSpeed mode, GL3523 supports U0, U1, U2, and U3 power states. U0 is the functional state. U1 and U2 are lower power states compared to U0. U1 is a low power state with fast exit to U0; U2 is a low power state which saves more power than U1 with slower exit to U0. U3 is suspend state, which is the most power-saving state, with tens of milliseconds exit to U0. Unlike USB 2.0, SuperSpeed packet traffic is



unicast rather than broadcast. Packet only travels the direct path in-between host and the target device. SuperSpeed traffic will not reach an unrelated device. When enabled for U1/U2 entry, and there is no pending traffic within comparable exit latency, GL3523 will initiate U1/U2 entry to save the power. On the other hand, the link partner of GL3523 may also initiate U1/U2 entry. In this case, GL3523 will accept or reject low power state entry according to its internal condition.

#### 4.3.11 Router/Aggregator Engine

Router/Aggregator Engine implements the control logic defined in Chapter10 of USB 3.1 specification. Router/Aggregator Engine uses smart method for route packet to device or aggregate packet to host.

#### **4.3.12 REPEATER**

Repeater logic implements the control logic defined in Section 11.4 and Section 11.7 of USB specification revision 2.0. REPEATER controls the traffic flow when upstream port and downstream port are signaling in the same speed. In addition, REPEATER will generate internal resume signal whenever a wakeup event is issued under the situation that hub is globally suspended.

#### 4.3.13 TT

TT (Transaction Translator) implements the control logic defined in Section  $11.14 \sim 11.22$  of USB specification revision 2.0. TT basically handles the unbalanced traffic speed between the USPORT (operating in HS) and DSPORTS (operating in FS/LS) of hub. GL3523 adopts multiple TT architecture to provide the most performance effective solution. Multiple TT provides control logics for each downstream port respectively.

#### 4.3.13.1 Connected to 1.1 Host/Hub

If an USB 2.0 hub is connected to the downstream port of an USB 1.1 host/hub, it will operate in USB 1.1 mode. For an USB 1.1 hub, both upstream direction traffic and downstream direction traffic are passing through REPEATER. That is, the REPEATER/TT routing logic will route the traffic channel to the REPEATER.



Figure 4.3 - Operating in USB 1.1 Schemes



#### 4.3.13.2 Connected to USB 2.0 Host/Hub

If an USB 2.0 hub is connected to an USB 2.0 host/hub, it will operate in USB 2.0 mode. The upstream port signaling is in high speed with bandwidth of 480 Mbps under this environment. The traffic channel will then be routed to the REPEATER when the device connected to the downstream port is signaling also in high speed. On the other hand, the traffic channel will then be routed to TT when the device connected to the downstream port is signaling in full/low speed.



Figure 4.4 - Operating in USB 2.0 Schemes

#### 4.3.14 CDP Control Logic

CDP (charging downstream port) control logic implements the logic defined in USB Battery charging specification revision 1.2. The major function of it is to control DSPORT Transceiver to make handshake with a portable device which is compliant with USB Battery charging spec rev1.2 as well. After recognizing charging detection each other, portable device will draw up to 1.5A from VBUS to fast charge its battery.

### 4.3.15 USB 3.1 Gen 1/USB 2.0 DSPORT Transceiver

DSPORT transceiver is the analog circuit that supports high-speed, full-speed, and low-speed electrical characteristics. In addition, each DSPORT transceiver accurately controls its own squelch level to detect the detachment and attachment of devices.



#### 4.4 Configuration and I/O Settings

#### 4.4.1 RESET Setting

GL3523's power on reset can either be triggered by external reset or internal power good reset circuit. The external reset pin, RESETJ, is connected to upstream port Vbus (5V) to sense the USB plug / unplug or 5V voltage drop. The reset trigger voltage can be set by adjusting the value of resistor R1 and R2 (Suggested value refers to schematics) GL3523's internal reset is designed to monitor silicon's internal core power (1.2V) and initiate reset when unstable power event occurs. The power on sequence will start after the power good voltage has been met, and the reset will be released after approximately 40  $\mu$ S after power good. GL3523's reset circuit as depicted in the picture.



Figure 4.5 - Power on Reset Diagram

To fully control the reset process of GL3523, we suggest the reset time applied in the external reset circuit should longer than that of the internal reset circuit. Timing of POR is illustrated as below figure.



Figure 4.6 - Power on Sequence of GL3523



#### 4.4.2 PGANG Setting

To save pin count, GL3523 uses the same pin to decide individual/gang mode as well as to output the suspend flag. The individual/gang mode is decided within 21us after power on reset. Then, about 50ms later, this pin is changed to output mode. GL3523 outputs the suspend flag once it is globally suspended. For individual mode, a pull low resister greater than  $100 \mathrm{K}\Omega$  should be placed. For gang mode, a greater than  $100 \mathrm{K}\Omega$  pull high resister should be placed. In figure 4.7, we also depict the suspend LED indicator schematics. It should be noticed that the polarity of LED must be followed, otherwise the suspend current will be over spec limitation (2.5mA).



Figure 4.7 - Timing of PGANG Strapping



Figure 4.8 - GANG Mode Setting



### 4.4.3 SELF/BUS Power Setting

By setting PSELF, GL3523 can be configured as a bus-power or a self-power hub.



Figure 4.9 - SELF/BUS Power Setting

#### **4.4.4 LED Connections**

GL3523 controls the LED lighting according to the flow defined in Section 11.5.3 of Universal Serial Bus Specification Revision2.0. Both manual mode and Automatic mode are supported in GL3523. When GL3523 is globally suspended, GL3523 will turn off the LED to save power.



Figure 4.10 - LED Connection



#### 4.4.5 Power Switch Enable Polarity

Both low/high-enabled power switches are supported. It is determined by jumper setting. The power switch polarity will be configured by the state of pin AMBER2, as the following table:

**Table 4.1 - Configuration by Power Switch Type** 

| AMBER2 | Power Switch Enable Polarity |
|--------|------------------------------|
| 0      | Low-active                   |
| 1      | High-active                  |

Note: When AMBER2=1, the external resistor of PWREN1~4 need pull down

#### 4.4.6 Port Configuration

Each specific downstream port can be disabled individually by firmware, SMBus or vendor command, which extends the flexibility for PCB design and fits more applications.

In GL3523-S series of Hub, multiple upstream ports are also allowed for special applications. For further usage information, please contact Genesys FAE or sales team.

#### 4.4.7 Non-removable Port Setting

For compound applications or embedded systems, downstream ports that always connect inside the system can be set as non-removable by firmware configuration, EEPROM, and pin strapping. Please refer to **Genesys USB3.1 Hub FW ISP Tool User Guide** for the detailed setting information.

#### 4.4.8 SMBUS Mode (SMBUS Slave Address=0x25)

GL3523 enters SMBUS mode since Power-On occurs, and RESET# pin is asserted as well. After that, GL3523 will define OVCUR3J as SMC and OVCUR4J as SMD. GL3523 will exit the SMBUS mode since the RESET# pin is de-asserted. The more complicated settings such as PID, VID, power saving, port number, port non/removable, and downstream port electrical tuning can be configured by SMBUS.



Figure 4.11 - SMBus Timing Diagram



#### CHAPTER 5 FAST CHARGING SUPPORT

#### 5.1 Introduction to Battery Charging Specification Rev.1.2

The USB ports on personal computers are convenient places for portable devices to draw current for charging their batteries. This convenience has led to the creation of dedicated chargers that simply expose a USB standard-A receptacle. This allows portable devices to use the same USB cable to charge from either a PC or from a dedicated charger.

If a portable device is attached to a USB host or hub, then the USB 2.0 specification requires that after connecting, a portable device must draw less than:

- 2.5 mA average if the bus is suspended
- 100 mA maximum if bus is not suspended and not configured
- 500 mA maximum if bus is not suspended and configured for 500 mA

If a portable device is attached to a charging host or hub, it is allowed to draw a current up to 1.5A, regardless of suspend. In order for a portable device to determine how much current it is allowed to draw from an upstream USB port, the USB-IF Battery Charging specification defines the mechanisms that allow the portable device to distinguish between a USB standard host, hub or a USB charging host. Since portable devices can be attached to USB charging ports from various manufactures, it is important that all USB charging ports behave the same way. This specification also defines the requirements for a USB chargers and charging downstream ports.

## 5.2 Standard Downstream Port (SDP)

GL3523 complies with Battery Charging Specification rev1.2, which defines three charging ports: SDP, CDP and DCP. The SDP is a standard USB port which can transfer data and provide maximum 500mA current.

#### 5.3 Charging Downstream Port (CDP)

GL3523 supports battery charging detection, turning its downstream port from a standard downstream port (SDP) into charging downstream port (CDP). GL3523 will make physical layer handshaking when a portable device that complies with BC rev1.2 attaches to its downstream port. After physical layer handshaking, a portable device is allowed to draw more current up to 1.5A.

Once the charging downstream port of GL3523 is enabled, it will monitor the  $V_{DP\_SRC}$  on D+ line anytime. When a portable device, which is compliant with BC rev1.2, is attached to the downstream port, it will drive  $V_{DP\_SRC}$  on D+ line to initiate the handshake with charging downstream port. GL3523 will response on its D-line by  $V_{DM\_SRC}$  and keep in a certain period of time and voltage level. The portable device will accept this handshaking on its D-line in correct timing period and voltage level, and then turns off its  $V_{DP\_SRC}$  on D+ line. GL3523 will recognize that charging negotiation is finished by counting time between the portable device turning on and off its  $V_{DP\_SRC}$ . After that, the portable device can start to draw more current from VBUS to charge its battery more rapidly. It can draw current up to 1.5A.

If there is no response from D- line, the portable device will recognize that it is attached to a standard downstream port, not a charging port.



### **5.4 Dedicated Charging Port (DCP)**

GL3523 also supports dedicated charging port, which is a downstream port on a device that outputs power through a USB connector, but it is not capable of enumerating a downstream device. With the adequate system circuit design, GL3523 will turn its downstream port from a standard downstream port (SDP) into dedicated charging port (DCP), i.e short the D+ line to the D- line, to let the portable device draws current up to 1.5A. Please refer to the **USB3.1 Hub Design Guide** document for the detailed information.

#### 5.5 ACA-Dock

An ACA-Dock is a docking station that has one upstream port, and zero or more downstream ports. The upstream port can be attached to a portable device (PD), and is capable of sourcing ICDP to the PD, which means that the upstream port can charge and have data communication with the PD at the same time. Please refer to Battery Charging Spec v1.2 for more details.

#### 5.6 Apple and Samsung Devices

GL3523 Hub not only supports BC1.2, but also supports fast-charging for Apple 1A/2.4A and Samsung Galaxy devices.

#### 5.7 Charging Downstream Port Configuration

Fast-charging capability can be disabled/enabled by each specific downstream port. Please refer to the **Genesys USB3.1 Hub FW ISP Tool User Guide** document for the detailed setting information.



## CHAPTER 6 ELECTRICAL CHARACTERISTICS

## **6.1 Maximum Ratings**

**Table 6.1 - Maximum Ratings** 

| Symbol             | Parameter                                       | Min.           | Max.  | Unit |
|--------------------|-------------------------------------------------|----------------|-------|------|
| $V_5$              | 5V Power Supply                                 | -0.5           | +6.0  | V    |
| $V_{ m DD}$        | 3.3V Power Supply                               | -0.5           | +3.6  | V    |
| VDDcore            | 1.2VPower Supply                                | -0.5           | +1.32 | V    |
| V <sub>IN</sub>    | 3.3V Input Voltage for digital I/O(EE_DO) pins* | -0.5           | +5    | V    |
| Vincore            | 1.2V                                            | -0.5           | +1.32 | V    |
| V <sub>INUSB</sub> | Input Voltage for USB signal (DP, DM) pins      | -0.5           | +3.6  | V    |
| $T_S$              | Storage Temperature under bias                  | -60            | +100  | °C   |
| Fosc               | Frequency                                       | 25 MHz ± 0.03% |       |      |

<sup>\*</sup>Please refer to the reference design schematic.

## **6.2 Operating Ranges**

**Table 6.2 - Operating Ranges** 

| Symbol            | Parameter                                  | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------------------------|------|------|------|------|
| $V_5$             | 5V Power Supply                            | 4.75 | 5.0  | 5.25 | V    |
| $V_{\mathrm{DD}}$ | 3.3V Power Supply                          | 3.0  | 3.3  | 3.6  | V    |
| VDDcore           | 1.2V Power Supply                          | 1.15 | 1.2  | 1.32 | V    |
| $V_{IND}$         | Input Voltage for digital I/O pins         | -0.5 | 3.3  | 3.6  | V    |
| $V_{INUSB}$       | Input Voltage for USB signal (DP, DM) pins | 0.5  | 3.3  | 3.6  | V    |
| $T_A$             | Ambient Temperature                        | 0    | -    | 70   | °C   |
| $T_{\mathrm{J}}$  | Absolute maximum junction temperature      | 0    | -    | 125  | °C   |



#### **6.3 DC Characteristics**

## **6.3.1 DC Characteristics except USB Signals**

Table 6.3 - DC Characteristics except USB Signals

| Symbol            | Parameter                                                            | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------------------------------------------|------|------|------|------|
| $V_{DD}$          | Power Supply Voltage                                                 | 3    | 3.3  | 3.6  | V    |
| $V_{\rm IL}$      | LOW level input voltage                                              | -    | -    | 1    | V    |
| V <sub>IH</sub>   | HIGH level input voltage                                             | 1.4  | -    | -    | V    |
| V <sub>TLH</sub>  | Schmitt trigger PAD*-LOW to HIGH threshold voltage                   | 1.7  | -    | -    | V    |
| $V_{THL}$         | Schmitt trigger PAD*- HIGH to LOW threshold voltage                  | -    | -    | 0.7  | V    |
| V <sub>OL</sub>   | LOW level output voltage when I <sub>OL</sub> =8mA                   | -    | -    | 0.4  | V    |
| V <sub>OH</sub>   | HIGH level output voltage when $I_{OH}$ =8mA                         | 2.4  | -    | -    | V    |
| I <sub>OLK</sub>  | Leakage current for pads with internal pull up or pull down resistor | -    | -    | 30   | μΑ   |
| $R_{\mathrm{DN}}$ | Pad internal pull down resister                                      | 232  | 378  | 647  | ΚΩ   |
| R <sub>UP</sub>   | Pad internal pull up resister                                        | 276  | 435  | 718  | ΚΩ   |

<sup>\*</sup> Schmitt trigger pads are VBUS, RESET

#### **6.3.2 USB 2.0 Interface DC Characteristics**

GL3523 conforms to DC characteristics for Universal Serial Bus specification rev. 2.0. Please refer to the specification for more information.

#### 6.3.3 USB 3.1 Gen 1 Interface DC Characteristics

GL3523 conforms to DC characteristics for Universal Serial Bus 3.1 specification. Please refer to the specification for more information.



### **6.4 Power Consumption**

GL3523 integrates 5V-to-3.3V and 5V-to-1.2V regulators. If supplying 5V power, internal regulators convert 5V to 3.3V and 1.2 V, and power consumed in 5V domain in the following table already includes 1.2V and 3.V power consumption and conversion loss. In other words, if using 5V as input power, 1.2V and 3.3V power can be ignored; if using external 1.2V and 3.3V power as input sources, the total power consumption will be the sum of 1.2V and 3.3V.

|                          | Using 5V power input 5V |                | Usii    |                |         |                |    |
|--------------------------|-------------------------|----------------|---------|----------------|---------|----------------|----|
| Number of Active USB 3.1 |                         |                | 1.2     | 2V             | 3.3     | Unit           |    |
| Ports                    | Config.                 | Read/<br>Write | Config. | Read/<br>Write | Config. | Read/<br>Write |    |
| Chip Disabled (Standby)  | 880                     |                | 0       |                | 40      |                | μW |
| Reset                    | 6                       |                | 1.9     |                | 2       |                | mW |
| Suspend                  | 12                      | 2.5            | 5       |                | 3.3     |                | mW |
| 0                        | 140                     | -              | 16      | -              | 79      | -              | mW |
| 1                        | 442                     | 444            | 285     | 286            | 80      | 80             | mW |
| 2                        | 563                     | 564            | 389     | 391            | 80      | 80             | mW |
| 3                        | 688                     | 691            | 494     | 496            | 80      | 80             | mW |
| 4                        | 821                     | 825            | 599     | 600            | 80      | 80             | mW |

|                             | Using 5V power input |                | Usiı    |                |         |                |    |
|-----------------------------|----------------------|----------------|---------|----------------|---------|----------------|----|
| Number of<br>Active USB 2.0 | 5V                   |                | 1.2     | 2V             | 3.3     | Unit           |    |
| Ports                       | Config.              | Read/<br>Write | Config. | Read/<br>Write | Config. | Read/<br>Write |    |
| Chip Disabled (Standby)     | 880                  |                | 0       |                | 40      |                | μW |
| Reset                       | 6                    |                | 1.9     |                | 2       |                | mW |
| Suspend                     | 12.5                 |                | 5       |                | 3.3     |                | mW |
| 0                           | 140                  | -              | 16      | -              | 79      | -              | mW |
| 1                           | 171                  | 212            | 16      | 16             | 98      | 125            | mW |
| 2                           | 201                  | 273            | 16      | 16             | 117     | 164            | mW |
| 3                           | 231                  | 310            | 16      | 16             | 138     | 188            | mW |
| 4                           | 261                  | 342            | 16      | 16             | 158     | 210            | mW |

Note:

Test result represents silicon level operating current without considering additional power consumption contributed by external over-current protection circuit. The power consumption could be different depending on configurations.



### 6.5 On-Chip Power Regulator

GL3523 requires 3.3V and 1.2V source power for normal operation of internal core logic and USB physical layer (PHY). There are two kinds of regulators integrated in GL3523; one is low-drop power regulator converts 5V power input from USB cable (Vbus) to 3.3V voltage for silicon power source; another one is DC-DC switching regulator converts 5V to 1.2 V. The 3.3V and 1.2V power output are guaranteed by internal voltage reference circuits to prevent unstable 5V power compromise USB data integrity. The regulators' maximum currents loading are 250mA (5-3.3V) and 0.8A (5-1.2V), which provide enough tolerance for normal GL3523 operation (below 100mA).

#### 6.5.1 5V to 3.3V Regulator

5V to 3.3V On-chip Power Regulator features are described as follows.

- 5V to 3.3V low-drop power regulator
- 250mA maximum output driving capability
- Provide stable 3.3V output when  $Vin = 4.5V \sim 5.5V$
- 125uA maximum quiescent current (typical 80uA).



\*Note: Measured environment: Ambient temperature =  $25^{\circ}$ C, Current Loading = 250mA

Figure 6.1 - Vin(V5) vs Vout(V33)\*



### **6.5.2 5V to 1.2V Regulator**

5V to 1.2V DC-DC Switching Regulator features are described as follows.

- 5V to 1.2V DC-DC switching regulator
- 0.8A maximum output driving capability



Figure 6.2 - Vin (V5) vs. Vout (V1.2)

### 6.6 External Clock

XOUT: 25MHz crystal oscillator output. It should be left open if an external clock source is used. XIN: 25MHz crystal oscillator input. If an external 3.3V clock source is used, its frequency has to be

25MHz +/-300ppm with a peak-to-peak jitter less than 50ps..



## CHAPTER 7 PACKAGE DIMENSION



|   | SYMBOL     | DIMENSION<br>MM (MIL) |                |             |  |  |  |  |
|---|------------|-----------------------|----------------|-------------|--|--|--|--|
|   | STIDUL     | MIN.                  | N□M.           | MAX.        |  |  |  |  |
| × | Α          | 0,70 (27,6)           | 0,80 (31,5)    | 0,90 (35,4) |  |  |  |  |
|   | A1         | (0.00)                | 0.035 (1.4)    | 0.05 (2.0)  |  |  |  |  |
|   | <b>A</b> 3 | 0.203 (8.0) REF       |                |             |  |  |  |  |
|   | þ          | 0.15 (5.9)            | 0.2 (7.9)      | 0.25 (9.8)  |  |  |  |  |
|   | D          | 9.00 (354.3) BSC      |                |             |  |  |  |  |
|   | D2         | 5.10 (200.8)          | 6.40 (252)     |             |  |  |  |  |
|   | Ε          |                       | 9.00 (354.3) B | 2C          |  |  |  |  |
|   | E2         | 5.10 (200.8)          | 5.75 (226.4)   | 6.40 (252)  |  |  |  |  |
|   | е          | 0.40 (15.7) BSC       |                |             |  |  |  |  |
|   | ٦          | 0.30 (11.8)           | 0.40 (15.7)    | 0.50 (19.7) |  |  |  |  |
|   | R          | 0.075 (3.0)           | -              | _           |  |  |  |  |



Note: 1. REFER TO JEDEC STD. MO-220 2. ALL DIMENSIONS IN MILLIMETERS.



Figure 7.1 - QFN76 Package





|                                       | - D2                                   |   |
|---------------------------------------|----------------------------------------|---|
| 1                                     | 10000000000000000000000000000000000000 |   |
| 64                                    |                                        |   |
| 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | 14400000000000000000000000000000000000 | 3 |

| ¥1 |                 |    |     | // 0.10 C |
|----|-----------------|----|-----|-----------|
| +  |                 |    | _ ∢ |           |
| t  | C SEATING PLANE | A3 |     | □ 0.08 C  |

| SYMBOL     | DIMENSION<br>MM (MIL) |              |              |  |
|------------|-----------------------|--------------|--------------|--|
|            | MIN.                  | NDM,         | MAX.         |  |
| Α          | 0,70 (27,6)           | 0.75 (29.5)  | 0.80 (31.5)  |  |
| A1         |                       | 0.02 (0.8)   | 0.05 (2.0)   |  |
| <b>A</b> 3 | 0,203 (8,0) REF       |              |              |  |
| b          | 0.15 (5.9)            | 0.20 (7.9)   | 0.25 (9.8)   |  |
| D          | 8.00 (315.0) BSC      |              |              |  |
| D2         | 4.10 (161.4)          | 5.35 (210.6) | 6,60 (259,8) |  |
| Ε          | 8,00 (315,0) BSC      |              |              |  |
| E2         | 410 (161.4)           | 5.35 (210.6) | 6.60 (259.8) |  |
| е          | 0.40 (15.7) BSC       |              |              |  |
| L          | 0,30 (11,8)           | 0.40 (15.7)  | 0.50 (19.7)  |  |

NOTE: 1. REFER TO JEDEC STD, MO-220 2. ALL DIMENSIONS IN MILLIMETERS.

Figure 7.2 - QFN64 Package





NOTE: 1. REFER TO JEDEC STD. MO-220
2. ALL DIMENSIONS IN MILLIMETERS.



Figure 7.3 - QFN48 Package





Figure 7.4 - VFBGA144 Package





| SYMBOL | DIMENSION<br>MM (MIL) |              |              |  |
|--------|-----------------------|--------------|--------------|--|
|        | MIN.                  | N□M,         | MAX,         |  |
| Α      | 0.70 (27.6)           | 0,75 (29,5)  | 0.80 (31.5)  |  |
| A1     |                       | (8,0) 20,0   | 0.05 (2.0)   |  |
| A3     | 0,203 (8,0) REF       |              |              |  |
| b      | 0.15 (5.9)            | 0.20 (7.9)   | 0.25 (9.8)   |  |
| D      | 10.00 (393.7) BSC     |              |              |  |
| 1)2    | 5.45 (214.5)          | 5.60 (220.5) | 5.75 (226.4) |  |
| E      | 10,00 (393,7) BSC     |              |              |  |
| ES     | 5.45 (214.5)          | 5.60 (220.5) | 5.75 (226.4) |  |
| е      | 0.40 (15.7) BSC       |              |              |  |
| L      | 0,30 (11,8)           | 0.40 (15.7)  | 0.50 (19.7)  |  |

NOTE: 1, REFER TO JEDEC STD, MO-220 2, ALL DIMENSIONS IN MILLIMETERS,





Figure 7.5 - QFN88 Package



## **CHAPTER 8 ORDERING INFORMATION**

**Table 8.1 - Ordering Information** 

| Part Number  | Package         | Material      | Version    | Status    |
|--------------|-----------------|---------------|------------|-----------|
| GL3523-OTY30 | QFN 76          | Green Package | 30         | Available |
| GL3523-OSY30 | QFN 64          | Green Package | 30         | Available |
| GL3523-ONY30 | QFN 48          | Green Package | 30         | Available |
| GL3523-VBYS3 | VFBGA144        | Green Package | S3         | Available |
| GL3523-OV2S3 | QFN88<br>(2C3A) | Green Package | <b>S</b> 3 | Available |
| GL3523-OV1S3 | QFN88<br>(1C4A) | Green Package | S3         | Available |
| GL3523-OTYS3 | QFN76           | Green Package | S3         | Available |
| GL3523-OSYS3 | QFN64           | Green Package | <b>S</b> 3 | Available |